# **Christian Pilato**

## **Education**

o **Ph.D. in Information Technology** at Politecnico di Milano

Feb. 2011

Thesis Title: Design Methodologies for Improving Embedded Systems with Hardware Accelerators

Advisor: Fabrizio Ferrandi – Donatella Sciuto

o M.Sc. in Computer Science Engineering at Politecnico di Milano

Apr. 2007

Thesis title: High-Level Synthesis with Area Constraints for FPGA Designs: An Evolutionary Approach

Advisor: Fabrizio Ferrandi – Grade: 110/110

## **Research Experience**

• Associate Professor Mar. 2023 – current

Dipartimento di Elettronica, Informazione e Bioingegneria, Politecnico di Milano, Italy

 High-level synthesis for hardware security; design of heterogeneous architectures; high-performance computing and big data analytics; machine learning and generative AI to enhance augmentative and alternative communication.

Senior Assistant Professor (RTD-B)

*Mar.* 2020 – *Mar.* 2023

Dipartimento di Elettronica, Informazione e Bioingegneria, Politecnico di Milano, Italy

- High-level synthesis for hardware security; design of heterogeneous System-on-Chip architectures.

Junior Assistant Professor (RTD-A)

Jun. 2018 - Feb. 2020

Dipartimento di Elettronica, Informazione e Bioingegneria, Politecnico di Milano, Italy

- High-level synthesis for hardware security; design of heterogeneous System-on-Chip architectures.

• Research Fellow Sept. 2017 – May 2018

Center of Cybersecurity, New York University, USA (Ramesh Karri and Siddharth Garg)

- High-level synthesis for hardware security.

o Postdoctoral Researcher

Feb. 2017 – May 2018

Faculty of Informatics, Università della Svizzera italiana, Switzerland (Francesco Regazzoni)

- Design methodologies for security-aware high-level synthesis, security metrics for cyber-physical systems.

Visiting Research Scientist

Sept. 2016 – Jan. 2017

Department of Microelectronics, Delft University of Technology, The Netherlands (*Edoardo Charbon*)

- Design of FPGA controllers for SPAD chips.

Visiting Research Scientist

Jun. 2016 - Aug. 2016

Faculty of Informatics, Università della Svizzera italiana, Switzerland (Francesco Regazzoni)

- Design methodologies for security-aware heterogeneous architectures.

o Postdoc Research Scientist

Sept. 2013 – May 2016

Department of Computer Science, Columbia University, USA (Luca P. Carloni)

Design and integration of hardware accelerators for heterogeneous architectures (including FPGA prototypes, CPU-FPGA platforms, and SoCs), with emphasis on memory-related aspects.

o Postdoc Research Assistant

Jun. 2011 - Sept. 2013

Dipartimento di Elettronica, Informazione e Bioingegneria, Politecnico di Milano, Italy (Donatella Sciuto)

- Hardware-software methodologies for the design of partially reconfigurable architectures.

o Visiting Researcher

Sept. 2012 – Dec. 2012

Department of Computer Science, Chalmers University of Technology, Sweden (Georgi Gaydadjiev)

- Integration of polymorphic register files for high-performance dataflow computing.

Visiting Researcher

Nangate A/S, Denmark (*Martin Elhøj*)

Design of application-specific standard-cell libraries to improve circuit manufacturing.

• Research Assistant Jun. 2007 – Dec. 2007

Dipartimento di Elettronica ed Informazione, Politecnico di Milano, Italy (*Donatella Sciuto*)

- Development of hardware-software co-design methods for heterogeneous architectures.

## **Qualifications**

 $\circ \ \ \textbf{Italian National Scientific Qualification}$ 

Jun. 2018

Dec. 2009 - May 2010

Habilitation to the function of Associate Professor in Information Processing Systems (Sector: 09/H1).

Italian National Engineering License

2008

Professional practice examination in Computer Engineering.

## **Awards and Honors**

- **Best Paper Award** for the paper "Using Static Analysis for Enhancing HLS Security", presented at the *HiPEAC Workshop on Secure Hardware*, *Architectures*, *and Software* (SeHAS 2024)
- HiPEAC Award for the paper "ALICE: An Automatic Design Flow for eFPGA Redaction" published at the ACM/IEEE Design Automation Conference (DAC 2022)
- HiPEAC Award for the paper "Designing ML-Resilient Locking at Register-Transfer Level" published at the ACM/IEEE Design Automation Conference (DAC 2022)
- HiPEAC Award for the paper "Invited: High-level design methods for hardware security: Is it the right choice?" published at the *ACM/IEEE Design Automation Conference* (DAC 2022)
- HiPEAC Award for the paper "Invited: Bambu: an Open-Source Research Framework for the High-Level Synthesis of Complex Applications" published at the *ACM/IEEE Design Automation Conference* (DAC 2021)
- HiPEAC Award for the paper "Fortifying RTL Locking Against Oracle-Less (Untrusted Foundry) and Oracle-Guided Attacks" published at the *ACM/IEEE Design Automation Conference* (DAC 2021)
- HiPEAC Award for the paper "TAO: Techniques for Algorithm-Level Obfuscation during High-Level Synthesis" published at the *ACM/IEEE Design Automation Conference* (DAC 2018)
- o Collaboration grant (5K€) by HiPEAC European Network of Excellence for the research "Adaptive and heterogeneous computing systems" with Chalmers University of Technology, Gothenburg, Sweden (2012)
- Ph.D. fully funded by a scholarship from STMicroelectronics (2008–2010)

## **Research Projects**

#### **Scientific Committees**

Dr. Pilato contributed to the following scientific committees:

- o Reviewer for the Swiss National Science Foundation (SNSF), (2020, 2023)
- o Panel Member for the NSF Graduate Research Fellowship Program (GRFP), (2016)

#### **Positions of Trust**

Dr. Pilato is currently leading the following grants:

• EVEREST (dEsign enVironmEnt foR Extreme-Scale big data analyTics on heterogeneous platforms), EU H2020 PROJECT, CONTRACT NO. 957269

Total budget ~5M€, PI funding amount: ~650K€

Dr. Pilato is the **Scientific Coordinator** of the project and the **Principal Investigator** for Politecnico di Milano. EVEREST consortium includes ten partners from six countries: IBM Research Zurich and Università della Svizzera italiana (Switzerland), Politecnico di Milano, Centro Internazionale in Monitoraggio Ambientale, and Duferco (Italy), Technical University of Dresden (Germany), Virtual Open Systems and Numtech (France), IT4Innovations (Czech Republic), and Sygic (Slovakia). The EVEREST project aims at developing a design environment (i.e., compilation framework and runtime environment) for extreme Big Data applications on heterogeneous platforms.

Dr. Pilato took a prominent role in the following research projects:

Local project leader: Donatella Sciuto, Politecnico di Milano.

- ∘ RTL Obfuscation Deployment and Evaluation, DARPA TRUSTED SILICON STRATUS (TSS) PROGRAM (2020) PI funding amount: \$35K, ~30K€
  - Dr. Pilato was the **Principal Investigator** for Politecnico di Milano in a subcontract with New York University (NYU) and the Boeing Company for the evaluation of RTL obfuscation techniques within the Nimbus cloud environment.
- FASTER (Facilitating Analysis and Synthesis Technologies for Effective Reconfiguration), EU FP7 Specific Targeted Research Project (STREP), Contract no. 287804 (2011-2013)
  - Dr. Pilato was the **Task Leader** of "Application Task Profiling and Identification of Reconfigurable Cores", which included the work of FORTH (Greece), Chalmers University of Technology (Sweden), Imperial College (UK), Politecnico di Milano (Italy), and Ghent University (Belgium). This task defined design methodologies for reconfigurable systems, involving the concurrent definition of the architecture (i.e., feasible reconfigurable regions) and the application (i.e., corresponding hardware-software partitioning). He collaborated with the local leader and the project coordinator since the definition of the proposal, providing support for all managerial aspects.

## **Project Participation**

In the past, he contributed to the following research projects:

- DARPA CIRCUIT REALIZATION AT FASTER TIMESCALES (CRAFT) PROGRAM
   Local project leaders: Siddharth Garg and Ramesh Karri, New York University (NYU), Steve Fisher (Boeing)
   Dr. Pilato was an NYU external consultant for the definition of high-level design methodologies to obfuscate digital circuits and prevent reverse engineering of the chips to be fabricated. The results of this research produced a tool-flow that has been used to design an obfuscated chip later fabricated at 16nm.
- CERBERO (Cross-layer modEl-based fRamework for multi-oBjective dEsign of Reconfigurable systems in unceRtain hybRid envirOnments), EU H2020 PROJECT, CONTRACT NO. 732105
  - Local project leader: Francesco Regazzoni, Università della Svizzera italiana (USI Lugano).
  - Dr. Pilato worked on performance indicators and design methodologies to incorporate security concepts into the design of reliable and adaptive cyber-physical systems. This work was mainly done in collaboration with University of Sassari, University of Cagliari, Thales Alenia Space, Centro Ricerche Fiat, Polytechnic University of Madrid, Netherlands Organisation for Applied Scientific Research (TNO), and IBM Haifa.
- *C-FAR (Center for Future Architectures Research)*, STARNET RESEARCH CENTER Local project leader: Luca Carloni, Columbia University.
  - Dr. Pilato worked on design methodologies and CAD tools for the optimization of the accelerator local memory in heterogeneous SoCs. This also included hardware support for the allocation of massive data sets.
- ESP (Embedded Scalable Platform), DARPA POWER EFFICIENCY REVOLUTION FOR EMBEDDED COMPUTING TECHNOLOGIES (PERFECT) PROJECT, CONTRACT NO. HR0011-13-C-0003
  - Local project leader: Luca Carloni, Columbia University.
  - Dr. Pilato provided support for the FPGA prototype of the proposed SoC architecture. His work includes the support for the integration of hardware accelerators, the exploration of multiple design implementations, and the characterization of the power consumption for the different components at each voltage-frequency pair. This work has been mainly done in collaboration with the *Bioelectronics Systems* lab at Columbia University (Ken Shepard).
- Synaptic (SYNthesis using Advanced Process Technology Integrated in regular Cells, IPs, architectures, and design platforms), EU FP7 Specific Targeted Research Project (STREP), Contract No. 248538
   Local project leader: Fabrizio Ferrandi, Politecnico di Milano.
  - Dr. Pilato defined a heuristic methodology to automatically identify a minimal set of application-specific standard cells to extend an existing library and improve the manufacturing of digital circuits in state-of-the-art industrial flows. He also provided support through all project's phases since the definition of the proposal.
- hArtes (Holistic Approach to Reconfigurable real Time Embedded Systems), EU FP6 INTEGRATED PROJECT (IP), CONTRACT NO. 035143
  - Local project leader: Donatella Sciuto, Politecnico di Milano.
  - Dr. Pilato was involved in the definition of compiler-based methodologies (based on GCC) for the semi-automatic parallelization of sequential C-based applications. He also proposed methodologies for defining an early hardware-

software partitioning in heterogeneous architectures having limited hardware resources and multiple hardware implementations generated with the support of high-level synthesis.

## **Complete List of Scientific Publications**

| P | ub] | lica | tion | Sumr | nary |
|---|-----|------|------|------|------|
|---|-----|------|------|------|------|

| JR | Refereed international journals            |              | 26  |
|----|--------------------------------------------|--------------|-----|
| IC | Refereed international conferences         |              | 60  |
| BC | Refereed chapters in international books   |              | 6   |
| WS | Refereed workshops with formal proceedings |              | 12  |
|    |                                            | <b>TOTAL</b> | 104 |
| ED | Editorial contributions                    |              | 5   |
| WI | Workshops with informal proceedings        |              | 9   |
| OA | Open-access publications and pre-prints    |              | 1   |

#### **Metrics**

| Source         | Citations | H-Index | Source | Citations | H-Index |
|----------------|-----------|---------|--------|-----------|---------|
| Google Scholar | 2,687     | 25      | Scopus | 1,528     | 19      |

## **Open-Access Publications**

OA.1. A. Di Paola, S. Muraro, R. Marinelli, <u>C. Pilato</u>, "Foundation Models in Augmentative and Alternative Communication: Opportunities and Challenges," (*available from January 18, 2024*).

[arXiv: https://arxiv.org/abs/2401.08866]

### **Refereed Journal Publications**

JR.26. L. Collini, J. Ah-kiow, <u>C. Pilato</u>, R. Karri, B. Tan, "Using Static Analysis for Enhancing HLS Security," in *IEEE Embedded Systems Letter*, (accepted October 24, 2023)

[Presented at the HiPEAC'24 workshop on "Secure Hardware, Architectures, and Software" (SeHAS 2024) - **Best Paper Award**] [doi: http://doi.org/10.1109/LES.2023.3329417]

- JR.25. R. Murillo, A. A. Del Barrio, G. Botella, <u>C. Pilato</u>, "Generating Posit-based Accelerators with High-Level Synthesis," in *IEEE Transactions on Circuits and Systems I: Regular Papers (TCAS-I)*, vol. 70, no. 10, pp. 4040-4052, October 2023.
  [doi: https://doi.org/10.1109/TCSI.2023.3299009]
- JR.24. J. Bhandari, A. K. Thalakkattu Moosa, B. Tan, <u>C. Pilato</u>, G. Gore, X. Tang, S. Temple, P.-E. Gaillardon, R. Karri, "Not All Fabrics Are Created Equal: Exploring eFPGA Parameters For IP Redaction," in *IEEE Transactions on Very Large Scale Integration Systems (TVLSI)*, vol. 31, no. 10, pp. 1459-1471, October 2023.

[doi: https://doi.org/10.1109/TVLSI.2023.3301334][arXiv: http://arxiv.org/abs/2111.04222]

- JR.23. M. Tibaldi, C. Pilato, "A Survey of FPGA Optimization Methods for Data Center Energy Efficiency," in *IEEE Transactions on Sustainable Computing (TSUSC)*, vol. 8, no. 3, pp. 343-362, July-September 2023.
  [doi: https://doi.org/10.1109/TSUSC.2023.3273852][arXiv: http://arxiv.org/abs/2309.12884]
- JR.22. S. Soldavini, K. F. A. Friebel, M. Tibaldi, G. Hempel, J. Castrillon, <u>C. Pilato</u>, "Automatic Creation of High-Bandwidth Memory Architectures from Domain-Specific Languages: The Case of Computational Fluid Dynamics," in *ACM Transactions on Transactions on*

[doi: https://doi.org/10.1145/3563553][arXiv: http://arxiv.org/abs/2111.04222]

Reconfigurable Technology and Systems (TRETS), vol. 16, no. 2, pp. 1-34, June 2023.

- JR.21. <u>C. Pilato</u>, L. Collini, L. Cassano, D. Sciuto, S. Garg, R. Karri, "Optimizing the Use of Behavioral Locking for High-Level Synthesis," in *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD)*, vol. 42, no. 2, pp. 462-472, February 2023. [doi: https://doi.org/10.1109/TCAD.2022.3179651][arXiv: http://arxiv.org/abs/2105.09666]
- JR.20. M. Tibaldi, G. Palermo, <u>C. Pilato</u>, "Dynamically-Tunable Dataflow Architectures based on Markov Queuing Models," in *MDPI Electronics*, vol. 11, no. 5, February 2022.

[doi: https://doi.org/10.3390/electronics11040555]

JR.19. D. Parravicini, D. Conficconi, E. Del Sozzo, <u>C. Pilato</u>, M. D. Santambrogio, "CICERO: A Domain-Specific Architecture for Efficient Regular Expression Matching," in *ACM Transactions on Embedded Computing (TECS) (special issue on the papers presented at CASES 2021)*, vol. 20, n. 5S, October 2021.

[doi: http://doi.org/10.1145/3476982]

JR.18. S. Soldavini, <u>C. Pilato</u>, "A Survey on Domain-Specific Memory Architectures," in *Journal of Integrated Circuits and Systems*, vol. 16, n. 2, August 2021.

```
[doi: http://dx.doi.org/10.29292/jics.v16i2.509][arXiv: http://arxiv.org/abs/2108.08672]
```

JR.17. <u>C. Pilato</u>, A. B. Chowdhury, D. Sciuto, S. Garg, R. Karri. "ASSURE: RTL Locking Against an Untrusted Foundry," in *IEEE Transactions on Very Large Scale Integration Systems (TVLSI)*, vol. 29, no. 7, pp. 1306-1318, July 2021.

```
[doi: http://dx.doi.org/10.1109/TVLSI.2021.3074004][arXiv: http://arxiv.org/abs/2010.05344]
```

JR.16. M. Tibaldi, <u>C. Pilato</u>, F. Ferrandi. "Automatic Generation of Heterogeneous SoC Architectures with Secure Communications,", in *IEEE Embedded Systems Letter*, vol. 13, no. 2, pp. 61-64, June 2021.

```
[doi: http://dx.doi.org/10.1109/LES.2020.3003974]
```

JR.15. K. Basu, S.M. Saeed, <u>C. Pilato</u>, M. Ashraf, M.T. Nabeel, K. Chakrabarty, R. Karry. "CAD-Base: An Attack Vector into the Electronics Supply Chain," in *ACM Transactions on Design Automation of Electronics Systems (TODAES)*, vol. 24, no. 4, pp. 1-30, July 2019. [doi: http://dx.doi.org/10.1145/3315574]

JR.14. <u>C. Pilato</u>, K. Wu, S. Garg, R. Karri, F. Regazzoni. "TaintHLS: Enabling Dynamic Information Flow Tracking in Hardware Accelerators," in *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD)*, vol. 38, no. 5, pp. 798-808, May 2019. [doi: http://dx.doi.org/10.1109/TCAD.2018.2834421]

JR.13. <u>C. Pilato</u>, K. Basu, F. Regazzoni, R. Karri. "Black-Hat High-Level Synthesis: Myth or Reality?," in *IEEE Transactions on Very Large Scale Integration Systems (TVLSI)*, vol. 27, no. 4, pp. 913-926, April 2019.

```
[doi: http://dx.doi.org/10.1109/TVLSI.2018.2884742]
```

JR.12. C. Ciobanu, <u>C. Pilato</u>, G. Gaydadjiev, D. Sciuto. "The Case for Polymorphic Registers in Dataflow Computing," in *International Journal of Parallel Programming*, vol. 46, no. 6, pp. 1185–1219, December 2018.

```
[doi: http://dx.doi.org/10.1007/s10766-017-0494-1]
```

JR.11. P. Fezzardi, <u>C. Pilato</u>, F. Ferrandi. "Enabling Automated Bug Detection for IP-based Designs using High-Level Synthesis," in *IEEE Design & Test Magazine*, , vol. 35, no. 5, pp. 54-62, October 2018.

```
[doi: http://dx.doi.org/10.1109/MDAT.2018.2824121]
```

JR.10. <u>C. Pilato</u>, S. Garg, K. Wu, R. Karri, F. Regazzoni. "Securing Hardware Accelerators: a New Challenge for High-Level Synthesis," in *IEEE Embedded Systems Letter*, vol. 10, no. 3, pp. 77–80, September 2018.

```
[doi: http://dx.doi.org/10.1109/LES.2017.2774800]
```

JR.9. <u>C. Pilato</u>, P. Mantovani, G. Di Guglielmo, L.P. Carloni. "System-Level Optimization of Accelerator Local Memory for Heterogeneous Systems-on-Chip," in *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD)*, vol. 36, no. 3, pp. 435–448, March 2017.

```
[doi: http://dx.doi.org/10.1109/TCAD.2016.2611506]
```

JR.8. R. Nane, V.-M. Sima, <u>C. Pilato</u>, J. Choi, B. Fort, A. Canis, Y.T. Chen, H. Hsiao, S. Brown, F, Ferrandi, J. Anderson, K. Bertels. "A Survey and Evaluation of FPGA High-Level Synthesis Tools," in *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD)*, vol. 35, no. 10, pp. 1591–1604, October 2016.

```
[doi: http://dx.doi.org/10.1109/TCAD.2015.2513673]
```

JR.7. M. Lattuada, <u>C. Pilato</u>, F. Ferrandi. "Performance Estimation of Task Graphs based on Path Profiling," in *International Journal of Parallel Programming*, vol. 44, no. 4, pp. 735–771, August 2016.

```
[doi: http://dx.doi.org/10.1007/s10766-015-0372-7]
```

JR.6. D. Pnevmatikatos, K. Papadimitriou, T. Becker, P. Böhm, A. Brokalakis, K. Bruneel, C. Ciobanu, T. Davidson, G. Gaydadjiev, K. Heyse, W. Luk, X. Niu, I. Papaefstathiou, D. Pau, O. Pell, <u>C. Pilato</u>, M.D. Santambrogio, D. Sciuto, D. Stroobandt, T. Todman, E. Vansteenkiste. "FASTER: Facilitating Analysis and Synthesis Technologies for Effective Reconfiguration," in *Microprocessors and Microsystems*, vol. 39, no. 4–5, pp. 321–338, June-July 2015.

```
[doi: http://dx.doi.org/10.1016/j.micpro.2014.09.006]
```

JR.5. A. Miele, <u>C. Pilato</u>, D. Sciuto. "A Simulation-based Framework for the Exploration of Mapping Solutions on Heterogeneous MPSoCs," in *International Journal of Embedded and Real-Time Communication Systems*, vol. 4, no. 1, pp. 22–41, April 2013.

```
[doi: http://dx.doi.org/10.4018/jertcs.2013010102]
```

JR.4. S. Cecchi, A. Primavera, F. Piazza, F. Bettarelli, E. Ciavattini, R. Toppi, J.G.F. Coutinho, W. Luk, <u>C. Pilato</u>, F. Ferrandi, V.M. Sima, K. Bertels. "The hArtes CarLab: A new approach to advanced algorithms development for automotive audio," in *Journal of the Audio Engineering Society*, vol. 59, no. 11, pp. 858–869, November 2011.

```
[url: http://www.aes.org/e-lib/browse.cfm?elib=16153]
```

JR.3. K. Bertels, V.M. Sima, Y. Yankova, G. Kuzmanov, W. Luk, J.G.F. Coutinho, F. Ferrandi, C. Pilato, M. Lattuada, D. Sciuto, A. Michelotti. "hArtes: Hardware-Software Codesign for Heterogeneous Multicore Platforms," in *IEEE Micro*, vol. 30, no. 5, pp. 88–97, September 2010.

```
[doi: http://dx.doi.org/10.1109/MM.2010.91]
```

JR.2. F. Ferrandi, P.L. Lanzi, <u>C. Pilato</u>, D. Sciuto, A. Tumeo. "Ant Colony Heuristic for Mapping and Scheduling Task and Communications on Heterogeneous Embedded Systems," in *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD)*, vol. 29, no. 6, pp. 911–924, June 2010.

```
[doi: http://dx.doi.org/10.1109/TCAD.2010.2048354]
```

JR.1. <u>C. Pilato</u>, A. Tumeo, G. Palermo, F. Ferrandi, P.L. Lanzi, D. Sciuto. "Improving Evolutionary Exploration to Area-Time Optimization of FPGA Designs," in *Journal of Systems Architecture*, vol. 54, no. 11, pp. 1046–1057, November 2008.
[doi: http://dx.doi.org/10.1016/j.sysarc.2008.04.010]

## **Editorial contributions**

ED.5. <u>C. Pilato</u>, P. Trancoso. "Message from the Program Chairs," in *Proceedings of the 41st IEEE International Conference on Computer Design (ICCD)*, November 2023.

```
[doi: http://doi.org/10.1109/ICCD58817.2023.00006]
```

ED.4. A. Awad, <u>C. Pilato</u>. "Message from the Program Chairs," in *Proceedings of the 40th IEEE International Conference on Computer Design (ICCD)*, October 2022.

```
[doi: http://doi.org/10.1109/ICCD56317.2022.00006]
```

ED.3. <u>C. Pilato</u>, Z. Fang, Y. Hara-Azumi, J. Hwang. "Introduction to the Special Section on High-Level Synthesis for FPGA: Next-Generation Technologies and Applications," in *ACM Transactions on Design Automation of Electronic Systems*, vol. 27, no. 4, July 2022. [doi: http://dx.doi.org/10.1145/3519279]

ED.2. S. Vinco, <u>C. Pilato</u>. "Editorial: Special Issue on Innovative Design Methods for Smart Embedded Systems," in *ACM Transactions on Embedded Computing Systems*, vol. 15, no. 2, April 2016.

```
[doi: http://dx.doi.org/10.1145/2885505]
```

ED.1. <u>C. Pilato</u>, M. Porrmann. "Message from the Program Committee Chairs - EUC 2014," in *Proceedings of the 12th IEEE International Conference on Embedded and Ubiquitous Computing (EUC)*, September 2014.

```
[doi: http://doi.org/10.1109/EUC.2014.6]
```

#### **Refereed Conference Publications**

- IC.60. <u>C. Pilato</u>, A. Di Paola, S. Muraro, R. Marinelli, "Using Artificial Intelligence to Boost Autonomy in a More Inclusive Society: The AMBRA Approach," in *3rd Third International Conference of the journal "Scuola Democratica"*, Cagliari, Italy, June 3-6, 2024.
- IC.59. C. Pilato, S. Banik, J. Beranek, F. Brocheton, J. Castrillon, R. Cevasco, R. Cmar, S. Curzel, F. Ferrandi, K. Friebel, A. Galizia, M. Grasso, P. Guimaraes da Silva, J. Martinovic, G. Palermo, M. Paolino, A. Parodi, A. Parodi, F. Pintus, R. Polig, D. Poulet, F. Regazzoni, B. Ringlein, R. Rocco, K. Slaninova, T. Slooff, S. Soldavini, F. Suchert, M. Tibaldi, B. Weiss, C. Hagleitner, "A System Development Kit for Big Data Applications on FPGA-based Clusters: The EVEREST Approach," in *Proceedings of IEEE Design, Automation & Test in Europe Conference* (DATE 2024), Valencia, Spain, March 25-27, 2024, pp. 1-6.
  - [doi: (n.a.)][arXiv: https://arxiv.org/abs/2402.12612]
- IC.58. C. Lu, <u>C. Pilato</u>, K. Basu, "Towards High-Level Synthesis of Quantum Circuits," in *Proceedings of IEEE Design, Automation & Test in Europe Conference* (DATE 2023), Antwerp, Belgium, April 17-19, 2023, pp. 1-6.

```
[doi: https://doi.org/10.23919/DATE56975.2023.10137010]
```

IC.57. S. Soldavini, D. Sciuto, <u>C. Pilato</u>, "Iris: Automatic Generation of Efficient Data Layouts for High Bandwidth Utilization," in *Proceedings of Asia and South Pacific Design Automation Conference* (ASPDAC 2023), pp. 1-6.

```
[doi: https://doi.org/10.1145/3566097.3567892] [arXiv: https://arxiv.org/abs/2211.04361] \\
```

IC.56. L. Collini, B. Tan, <u>C. Pilato</u>, R. Karri, "Reconfigurable Logic for Hardware IP Protection: Opportunities and Challenges," in *Proceedings of IEEE/ACM International Conference on Computer-Aided Design* (ICCAD 2022), pp. 1-7.

```
[doi: https://doi.org/10.1145/3508352.3561117]
```

IC.55. <u>C. Pilato</u>, "High-Level Methods for Hardware IP Protections: Solutions, Trends, and Challenges," in *IEEE Dallas Circuits and Systems Conference* (DCAS 2022), pp. 1-2.

```
[doi: https://doi.org/10.1109/DCAS53974.2022.9845667]
```

IC.54. C. Pilato, D. Sciuto, S. Garg, R. Karri, "Invited: High-level design methods for hardware security: Is it the right choice?," in *ACM/IEEE Design Automation Conference* (DAC 2022), pp. 1-4.

```
[doi: https://doi.org/10.1145/3489517.3530635]
```

IC.53. D. Sisejkovic, L. Collini, J. Bhandari, B. Tan, R. Karri, <u>C. Pilato</u>, R. Leupers, "Designing ML-Resilient Locking at Register-Transfer Level," in *ACM/IEEE Design Automation Conference* (DAC 2022), pp. 1-6.

```
[doi: https://doi.org/10.1145/3489517.3530541] [arXiv: https://arxiv.org/abs/2203.05399] \\
```

IC.52. C. Muscari Tomajoli, L. Collini, J. Bhandari, A. K. Thalakkattu Moosa, B. Tan, R. Karri, <u>C. Pilato</u>, "ALICE: An Automatic Design Flow for eFPGA Redaction," in *ACM/IEEE Design Automation Conference* (DAC 2022), pp. 1-6.

```
[doi: https://doi.org/10.1145/3489517.3530543][arXiv: https://arxiv.org/abs/2205.07425]
```

IC.51. G. Takhar, R. Karri, <u>C. Pilato</u>, S. Roy, "HOLL: Program Synthesis for Higher Order Logic Locking," in *International Conference on Tools and Algorithms for the Construction and Analysis of Systems* (TACAS 2022), Munich, Germany, April 2-7, 2022, pp. 1-16. [doi: https://doi.org/10.1007/978-3-030-99524-9\_1][arXiv: https://arxiv.org/abs/2201.10531]

IC.50. L. Collini, R. Karri, C. Pilato. "A Composable Design Space Exploration Framework to Optimize Behavioral Locking," in *Proceedings of IEEE Design, Automation & Test in Europe Conference* (DATE 2022), Antwerp, Belgium, March 14-23, 2022, pp. 1-6. [doi https://doi.org/10.23919/DATE54114.2022.9774602]

IC.49. J. Bhandari, A. K. Thalakkattu Moosa, B. Tan, <u>C. Pilato</u>, G. Gore, X. Tang, S. Temple, P.-E. Gaillardon, R. Karri. "Exploring eFPGA-based Redaction for IP Protection," in *Proceedings of IEEE/ACM International Conference on Computer-Aided Design* (ICCAD 2021), *Virtual Conference*, November 1-5, 2021.

[doi: https://doi.org/10.1109/ICCAD51958.2021.9643548][arXiv: http://arxiv.org/abs/2110.13346]

IC.48. F. Ferrandi, V. G. Castellana, S. Curzel, P. Fezzardi, M. Fiorito, M. Lattuada, M. Minutoli, <u>C. Pilato</u>, A. Tumeo. "Invited: Bambu: an Open-Source Research Framework for the High-Level Synthesis of Complex Applications," in *Proceedings of ACM/IEEE Design Automation Conference* (DAC 2021), San Francisco, CA, USA, December 5-9, 2021.

[doi: https://doi.org/10.1109/DAC18074.2021.9586110]

IC.47. N. Limaye, A. B. Chowdhury, <u>C. Pilato</u>, M. Nabeel, O. Sinanoglu, S. Garg, R. Karri. "Fortifying RTL Locking Against Oracle-Less (Untrusted Foundry) and Oracle-Guided Attacks," in *Proceedings of ACM/IEEE Design Automation Conference* (DAC 2021), San Francisco, CA, USA, December 5-9, 2021.

[doi: https://doi.org/10.1109/DAC18074.2021.9586314]

IC.46. C. Pilato, S. Bohm, F. Brocheton, J. Castrillon, R. Cevasco, V. Cima, R. Cmar, D. Diamantopoulos, F. Ferrandi, J. Martinovic, G. Palermo, M. Paolino, A. Parodi, L. Pittaluga, D. Raho, F. Regazzoni, K. Slaninova, C. Hagleitner. "EVEREST: A design environment for extreme-scale big data analytics on heterogeneous platforms," in *Proceedings of IEEE Design, Automation & Test in Europe Conference* (DATE 2021), Virtual Conference, February 2-5, 2021.

[doi: http://doi.org/10.23919/DATE51398.2021.9473940][arXiv: http://arxiv.org/abs/2103.04185]

IC.45. S. Rai, S. Garg, <u>C. Pilato</u>, R. Karri, V. Herdt, R. Drechsler, E. Moussavi, D. Šišejković, F. Merchant, A. Kumar. "Vertical IP Protection of the Next-Generation Devices: Quo Vadis?," in *Proceedings of IEEE Design, Automation & Test in Europe Conference* (DATE 2021), *Virtual Conference*, February 2-5, 2021.

[doi: http://doi.org/10.23919/DATE51398.2021.9474132]

IC.44. H. Badier, <u>C. Pilato</u>, J.-C. Le Lann, P. Coussy, G. Gogniat. "Opportunistic IP Birthmarking using Side Effects of Code Transformations on High-Level Synthesis," in *Proceedings of IEEE Design, Automation & Test in Europe Conference* (DATE 2021), *Virtual Conference*, February 2-5, 2021.

[doi: http://doi.org/10.23919/DATE51398.2021.9474200]

IC.43. P. Mantovani, D. Giri, G. Di Guglielmo, L. Piccolboni, J. Zuckerman, E.G. Cota, M. Petracca, <u>C. Pilato</u>, L.P. Carloni. "Agile SoC Development with Open ESP," in *Proceedings of IEEE/ACM International Conference on Computer-Aided Design* (ICCAD 2020), *Virtual Conference*, November 2-5, 2020.

[doi: http://dx.doi.org/10.1145/3400302.3415753][arXiv: http://arxiv.org/abs/2009.01178]

IC.42. C. Karfa, R. Chouksey, C. Pilato, S. Garg, R. Karri. "Is Register Transfer Level (RTL) Locking Secure?," in *Proceedings of IEEE Design*, Automation & Test in Europe Conference (DATE 2020), Virtual Conference, March 9-13, 2020.
[doi: http://doi.org/10.23919/DATE48585.2020.9116261]

C.41 C Pilato K Basu M Shavan E Regazzoni R Karri "High-Level

IC.41. <u>C. Pilato</u>, K. Basu, M. Shayan, F. Regazzoni, R. Karri. "High-Level Synthesis of Benevolent Trojans," in *Proceedings of IEEE Design, Automation & Test in Europe Conference* (DATE 2019), Florence, Italy, March 25-29, 2019, pp. 1124-1129.

[doi http://dx.doi.org/10.23919/DATE.2019.8715199]

IC.40. <u>C. Pilato</u>, F. Regazzoni, R. Karri, S. Garg. "TAO: Techniques for Algorithm-Level Obfuscation during High-Level Synthesis," in *Proceedings of ACM/IEEE Design Automation Conference* (DAC 2018), San Francisco, CA, USA, June 24-28, 2018, pp. 1-6. [doi: http://doi.acm.org/10.1145/3195970.3196126]

IC.39. <u>C. Pilato</u>, L.P. Carloni. "DarkMem: Fine-Grained Power Management of Local Memories for Accelerators in Embedded Systems," in *Proceedings of Asia and South Pacific Design Automation Conference* (ASPDAC 2018), Jeju Island, Korea, January 22-25, 2018, pp. 696-701.

[doi: http://doi.org/10.1109/ASPDAC.2018.8297403]

IC.38. <u>C. Pilato</u>. "Bridging the Gap between Software and Hardware Designers using High-Level Synthesis," in *Proceedings of the Parallel Computing Conference (ParCo 2017)*, Bologna, Italy, September 12, 2017, pp. 622-631 (*keynote paper*). [doi: http://doi.org/10.3233/978-1-61499-843-3-622]

IC.37. P. Mantovani, E.G. Cota, <u>C. Pilato</u>, G. Di Guglielmo, L.P. Carloni. "Handling Large Data Sets for High-Performance Embedded Applications in Heterogeneous Systems-on-Chip," in *Proceedings of ACM/IEEE International Conference on Compilers, Architectures and Synthesis For Embedded Systems* (CASES 2016), Pittsburgh, PA, USA, October 2-7, 2016, pp. 1-10.

[doi: http://doi.acm.org/10.1145/2968455.2968509]

IC.36. P. Mantovani, E.G. Cota, K. Tien, <u>C. Pilato</u>, G. Di Guglielmo, K. Shepard, L.P. Carloni. "An FPGA-Based Infrastructure for Fine-Grained DVFS Analysis in High-Performance Embedded Systems," in *Proceedings of ACM/IEEE Design Automation Conference* (DAC 2016), Austin, TX, USA, June 5-9, 2016, pp. 1-6.

[doi: http://doi.acm.org/10.1145/2897937.2897984]

IC.35. <u>C. Pilato</u>, P. Mantovani, G. Di Guglielmo, L.P. Carloni. "System-Level Memory Optimization for High-Level Synthesis of Component-based SoCs," in *Proceedings of International Conference on Hardware/Software Codesign and System Synthesis* (CODES+ISSS 2014), New Delhi, India, October 12-17, 2014, pp. 1-10.

[doi: http://dx.doi.org/10.1145/2656075.2656098]

- IC.34. G. Di Guglielmo, <u>C. Pilato</u>, L.P. Carloni. "A Design Methodology for Compositional High-Level Synthesis of Communication-Centric SoCs," in *Proceedings of ACM/IEEE Design Automation Conference* (DAC 2014), San Francisco, CA, USA, June 1-5, 2014, pp. 1-6. [doi: http://doi.acm.org/10.1145/2593069.2593071]
- IC.33. D.N. Pnevmatikatos, T. Becker, A. Brokalakis, G.N. Gaydadjiev, W. Luk, K. Papadimitriou, I. Papaefstathiou, D. Pau, O. Pell, <u>C. Pilato</u>, M.D. Santambrogio, D. Sciuto, D. Stroobandt. "Effective Reconfigurable Design: The FASTER Approach," in *Proceedings of 10th International Symposium on Applied Reconfigurable Computing* (ARC 2014), Algarve, Portugal, April 14-16, 2014, pp. 318-323 [doi: http://dx.doi.org/10.1007/978-3-319-05960-0\_35]
- IC.32. A.A. Nacci, G. Bettinazzi, C. Pilato, V. Rana, M.D. Santambrogio, D. Sciuto. "A SystemC-Based Framework for the Simulation of Appliances Networks in Energy-Aware Smart Spaces," in *Proceedings of IEEE World Forum on Internet of Things* (WF-IoT 2014), Seoul, South Korea, March 6-8, 2014.

[doi: http://dx.doi.org/10.1109/WF-IoT.2014.6803215]

IC.31. R. Cattaneo, C. Pilato, G. Durelli, M.D. Santambrogio, D. Sciuto. "SMASH: A Heuristic Methodology for Designing Partially Reconfigurable MPSoCs," in *Proceedings of IEEE International Symposium on Rapid System Prototyping* (RSP 2013), Montreal, Canada, October 3-4, 2013, pp. 102–108.

[doi: http://dx.doi.org/10.1109/RSP.2013.6683965]

IC.30. <u>C. Pilato</u>, F. Ferrandi. "Bambu: A Modular Framework for the High Level Synthesis of Memory-Intensive Applications," in *Proceedings of 23rd International Conference on Field Programmable Logic and Applications* (FPL 2013), Porto, Portugal, September 2-4, 2013, pp. 1–4.

[doi: http://dx.doi.org/10.1109/FPL.2013.6645550]

IC.29. C. Ciobanu, G. Gaydadjiev, C. Pilato, D. Sciuto. "Dataflow Computing with Polymorphic Registers," in *Proceedings of IEEE International Conference on Embedded Computer Systems: Architectures, Modeling, and Simulation* (SAMOS 2013), Samos, Greece, July 15-18, 2013, pp. 314–321.

[doi: http://dx.doi.org/10.1109/SAMOS.2013.6621140]

IC.28. <u>C. Pilato</u>, R. Cattaneo, G. Durelli, A.A. Nacci, M.D. Santambrogio, D. Sciuto. "A2B: an Integrated Framework for Designing Heterogeneous and Reconfigurable Systems," in *Proceedings of the 2013 NASA/ESA Conference on Adaptive Hardware and Systems* (AHS 2013), Torino, Italy, June 25-27, 2013, pp. 198–203.

[doi: http://dx.doi.org/10.1109/AHS.2013.6604246]

IC.27. R. Cattaneo, C. Pilato, M. Mastinu, O. Kadlcek, O. Pell, M.D. Santambrogio. "Runtime Adaptation on Dataflow HPC Platforms," in Proceedings of the 2013 NASA/ESA Conference on Adaptive Hardware and Systems (AHS 2013), Torino, Italy, June 25-27, 2013, pp. 84-91.

[doi: http://dx.doi.org/10.1109/AHS.2013.6604230]

IC.26. F. Ferrandi, P.L. Lanzi C. Pilato, D. Sciuto, A. Tumeo. "Ant Colony Optimization for Mapping, Scheduling and Placing in Reconfigurable Systems," in *Proceedings of the 2013 NASA/ESA Conference on Adaptive Hardware and Systems* (AHS 2013), Torino, Italy, June 25-27, 2013, pp. 47–54.

[doi: http://dx.doi.org/10.1109/AHS.2013.6604225]

IC.25. M.D. Santambrogio, <u>C. Pilato</u>, D. Pnevmatikatos, K. Papadimitriou, D. Stroobandt, D. Sciuto. "The FASTER Vision for Designing Dynamically Reconfigurable Systems," in *Proceedings of the International Conference on IC Design and Technology* (ICICDT 2013), Pavia, Italy, May 29-31, 2013, pp. 5–8, (invited paper).

[doi: http://dx.doi.org/10.1109/ICICDT.2013.6563290]

- IC.24. K. Papadimitriou, <u>C. Pilato</u>, D. Pnevmatikatos, M.D. Santambrogio, C. Ciobanu, T. Todman, T. Becker, T. Davidson, X. Niu, G. Gaydadjiev, W. Luk, D. Stroobandt. "Novel Design Methods and a Tool Flow for Unleashing Dynamic Reconfiguration," in *Proceedings of 10th International Conference on Embedded and Ubiquitous Computing* (EUC 2012), Paphos, Cyprus, December 5-7, 2012, pp. 391–398.
  [doi: http://doi.ieeecomputersociety.org/10.1109/ICCSE.2012.61]
- IC.23. A. Miele, <u>C. Pilato</u>, D. Sciuto. "An Automated Framework for the Simulation of Mapping Solutions on Heterogeneous MPSoCs," in *Proceedings of International Symposium on System-on-Chip* (SoC 2012), Tampere, Finland, October 11-12, 2012, pp. 1–6. [doi: http://dx.doi.org/10.1109/ISSoC.2012.6376354]
- IC.22. D. Pnevmatikatos, T. Becker, A. Brokalakis, K. Bruneel, G. Gaydadjiev, W. Luk, K. Papadimitriou, I. Papaefstathiou, O. Pell, <u>C. Pilato</u>, M. Robart, M.D. Santambrogio, D. Sciuto, D. Stroobandt, T. Todman. "FASTER: Facilitating Analysis and Synthesis Technologies for

Effective Reconfiguration," in Proceedings of 15th Euromicro Conference on Digital System Design (DSD 2012), Cesme, Izmir, Turkey, September 5-8, 2012, pp. 234–241.

```
[doi: http://dx.doi.org/10.1109/DSD.2012.59]
```

IC.21. A. Cazzaniga, G. Durelli, C. Pilato, D. Sciuto, M.D. Santambrogio. "On the Development of a Runtime Reconfigurable Multicore Systemon-Chip," in Proceedings of 15th Euromicro Conference on Digital System Design (DSD 2012), Cesme, Izmir, Turkey, September 5-8, 2012, pp. 132–135.

```
[doi: http://dx.doi.org/10.1109/DSD.2012.93]
```

IC.20. A. Bonetto, A. Cazzaniga, G. Durelli, C. Pilato, D. Sciuto, M.D. Santambrogio. "An open-source design and validation platform for reconfigurable systems," in Proceedings of 22nd International Conference on Field Programmable Logic and Applications (FPL 2012), Oslo, Norway, August 29-31, 2012, pp. 707-710.

```
[doi: http://dx.doi.org/10.1109/FPL.2012.6339158]
```

IC.19. C. Pilato, A. Cazzaniga, G. Durelli, A. Otero, D. Sciuto, M.D. Santambrogio. "On The Automatic Integration of Hardware Accelerators into FPGA-based Embedded Systems," in Proceedings of 22nd International Conference on Field Programmable Logic and Applications (FPL 2012), Oslo, Norway, August 29-31, 2012, pp. 607-610.

```
[doi: http://dx.doi.org/10.1109/FPL.2012.6339218]
```

IC.18. A. Bonetto, A. Cazzaniga, G.C. Durelli, C. Pilato, D. Sciuto, M.D. Santambrogio. "TaBit: a Framework for Task Graph to Bitstream Generation," in Proceedings of IEEE International Conference on Embedded Computer Systems: Architectures, MOdeling, and Simulation (SAMOS 2012), Samos, Greece, July 16-19, 2012, pp. 201-208.

```
[doi: http://dx.doi.org/10.1109/SAMOS.2012.6404175]
```

IC.17. C. Pilato, F. Ferrandi, D. Sciuto. "A Design Methodology to Implement Memory Accesses in High-Level Synthesis," in Proceedings of ACM/IEEE International Conference on Hardware/Software Codesign and System Synthesis (CODES+ISSS 2011), Taipei, Taiwan, October 9-14, 2011, pp. 49-58.

```
[doi: http://dx.doi.org/10.1145/2039370.2039381]
```

IC.16. C. Pilato, V.G. Castellana, S. Lovergine, F. Ferrandi. "A Runtime Adaptive Controller for Supporting Hardware Components with Variable Latency," in Proceedings of NASA/ESA Conference on Adaptive Hardware and Systems (AHS 2011), San Diego, CA, USA, June 6-9, 2011, pp. 153-160.

```
[doi: http://dx.doi.org/10.1109/AHS.2011.5963930]
```

IC.15. C. Bolchini, A. Miele, C. Pilato. "Combined Architecture and Hardening Techniques Exploration for Reliable Embedded System Design," Proceedings of 31st ACM Great Lakes Symposium on VLSI (GLSVLSI 2011), Lausanne, Switzerland, May 2-4, 2011, pp. 301-306. [doi: http://dx.doi.org/10.1145/1973009.1973069]

IC.14. C. Pilato, F. Ferrandi, D. Pandini. "A Design Methodology for the Automatic Sizing of Standard-Cell Libraries," Proceedings of 31st ACM Great Lakes Symposium on VLSI (GLSVLSI 2011), Lausanne, Switzerland, May 2-4, 2011, pp. 151-156.

[doi: http://dx.doi.org/10.1145/1973009.1973040]

IC.13. S. Cecchi, A. Primavera, F. Piazza, F. Bettarelli, E. Ciavattini, R. Toppi, J.G.F. Coutinho, W. Luk, C. Pilato, F. Ferrandi, V. M. Sima, K. Bertels. "The hArtes CarLab: A New Approach to Advanced Algorithms Development for Automotive Audio," Proceedings of 129th Audio Engineering Society Convention (AES 2010), San Francisco, CA, USA, November 4-7, 2010, pp. 1-12.

```
[url: http://www.aes.org/e-lib/browse.cfm?elib=15605]
```

IC.12. C. Pilato, F. Ferrandi, D. Pandini. "A Fast Heuristic for Extending Standard Cell Libraries with Regular Macro Cells," Proceedings of IEEE Computer Society Annual Symposium on VLSI (ISVLSI 2010), Lixouri, Kefalonia, Greece, July 5-7, 2010, pp. 23-28.

```
[doi: http://doi.ieeecomputersociety.org/10.1109/ISVLSI.2010.69]
```

IC.11. F. Ferrandi, C. Pilato, A. Tumeo, D. Sciuto. "Mapping and Scheduling of Parallel C Applications with Ant Colony Optimization onto Heterogeneous Reconfigurable MPSoCs," Proceedings of IEEE Asia and South Pacific Design Automation Conference (ASPDAC 2010), Taipei, Taiwan, January 18-21, 2010, pp. 799 - 804.

```
[doi: http://dx.doi.org/10.1109/ASPDAC.2010.5419782]
```

IC.10. M. Branca, L. Camerini, F. Ferrandi, P.L. Lanzi, C. Pilato, D. Sciuto, A. Tumeo. "Mapping pipelined applications onto heterogeneous embedded systems: a Bayesian Optimization Algorithm based approach," Proceedings of ACM/IEEE International Conference on Hardware-Software Codesign and System Synthesis (CODES+ISSS 2009), Grenoble, France, October 11-16, 2009, pp. 443-452.

```
[doi: http://doi.acm.org/10.1145/1629435.1629495]
```

IC.9. F. Ferrandi, M. Lattuada, C. Pilato, A. Tumeo. "Performance Modeling of Parallel Applications on MPSoCs," Proceedings of IEEE International Symposium on System-on-Chip (SOC 2009), Tampere, Finland, October 5-7, 2009, pp. 64-67. [doi: http://dx.doi.org/10.1109/SOCC.2009.5335675]

```
F. Ferrandi, M. Lattuada, C. Pilato, A. Tumeo. "Performance Estimation for Task Graphs Combining Sequential Path Profiling and Control
Dependence Regions," Proceedings of ACM/IEEE International Conference on Formal Methods and Models for Codesign (MEMOCODE
2009), Cambridge, MA, USA, July 13-15, 2009, pp. 131-140.
```

```
[doi: http://dx.doi.org/10.1109/MEMCOD.2009.5185389]
```

IC.7. M. Branca, L. Camerini, F. Ferrandi, P.L. Lanzi, <u>C. Pilato</u>, D. Sciuto, A. Tumeo. "Evolutionary algorithms for the mapping of pipelined applications onto heterogeneous embedded systems," *Proceedings of ACM/IEEE Genetic and Evolutionary Computation Conference* (GECCO 2009), Montreal, Canada, July 8-12, 2009, pp. 1435-1442.

```
[doi: http://doi.acm.org/10.1145/1569901.1570094]
```

IC.6. A. Tumeo, C. Pilato, G. Palermo, F. Ferrandi, D. Sciuto. "HW/SW methodologies for synchronization in FPGA multiprocessors," Proceedings of ACM/SIGDA International Symposium on Field-Programmable Gate Arrays (FPGA 2009), Monterey, CA, USA, February 22-24, 2009, pp. 265-268.

```
[doi: http://doi.acm.org/10.1145/1508128.1508174]
```

IC.5. A. Tumeo, <u>C. Pilato</u>, F. Ferrandi, D. Sciuto, P.L. Lanzi. "Ant Colony Optimization for Mapping and Scheduling in Heterogeneous Multiprocessor Systems," *Proceedings of IEEE International Conference on Embedded Computer Systems: Architectures, Modeling, and Simulation* (SAMOS 2008), Samos, Greece, July 21-24, 2008, pp. 142-149.

```
[doi: http://dx.doi.org/10.1109/ICSAMOS.2008.4664857]
```

IC.4. <u>C. Pilato</u>, D. Loiacono, F. Ferrandi, P.L. Lanzi, D. Sciuto. "High-level Synthesis with Multi-objective Genetic Algorithm: a Comparative Encoding Analysis," *Proceedings of IEEE Congress on Evolutionary Computation* (CEC 2008), Hong Kong, China, June 1-6, 2008, pp. 3334-3341.

```
[doi: http://dx.doi.org/10.1109/CEC.2008.4631249]
```

IC.3. <u>C. Pilato</u>, D. Loiacono, F. Ferrandi, P.L. Lanzi, D. Sciuto. "A multi-objective genetic algorithm for design space exploration in high-level synthesis," *Proceedings of IEEE Computer Society Annual Symposium on VLSI* (ISVLSI 2008), Montpellier, France, April 7-9, 2008. pp. 417-422.

```
[doi: http://dx.doi.org/10.1109/ISVLSI.2008.73]
```

IC.2. <u>C. Pilato</u>, G. Palermo, A. Tumeo, F. Ferrandi, D. Sciuto, P.L. Lanzi. "Fitness Inheritance in Evolutionary and Multi-Objective High-Level Synthesis," *Proceedings of IEEE Congress on Evolutionary Computation* (CEC 2007), Singapore, September 25-28, 2007, pp. 3459-3466.

```
[doi: http://dx.doi.org/10.1109/CEC.2007.4424920]
```

IC.1. F. Ferrandi, P.L. Lanzi, G. Palermo, C. Pilato, D. Sciuto, A. Tumeo. "An Evolutionary Approach to Area-Time Optimization of FPGA designs," Proceedings of IEEE International Conference on Embedded Computer Systems: Architectures, MOdeling, and Simulation (SAMOS 2007), Samos, Greece, July 16-19, 2007, pp. 145-152.

```
[doi: http://dx.doi.org/10.1109/ICSAMOS.2007.4285745]
```

#### **Book Chapters**

BC.6. <u>C. Pilato</u>, S. Soldavini. "Accelerator Design with High-Level Synthesis," in *Handbook of Computer Architecture*, J. Castrillon and G. Martin (Eds.), Springer, 2022.

```
[doi: (n.a.)]
```

BC.5. <u>C. Pilato</u>, D. Sciuto, F. Regazzoni, S. Garg, R. Karri. "Protecting Hardware IP Cores during High-Level Synthesis," in *Behavioral Synthesis for Hardware Security*, S. Katkoori and S. Ariful Islam (Eds.), Springer, 2022.

```
[doi: http://dx.doi.org/10.1007/978-3-030-78841-4_6]
```

BC.4. F. Bettarelli, E. Ciavattini, A. Lattanzi, G. Beltrame, F. Ferrandi, L. Fossati, <u>C. Pilato</u>, D. Sciuto, R.J. Meeuws, S.A. Ostadzadeh, Z. Nawaz, Y. Lu, T. Marconi, M. Sabeghi, V.M. Sima, K. Sigdel. "Extensions of the hArtes Tool Chain," in *Hardware/Software Co-design for Heterogeneous Multi-core Platforms*, K. Bertels (Eds.), Springer, pp. 193-228, 2012 (ISBN: 978-94-007-1405-2 (Print) 978-94-007-1406-9 (Online))

```
[doi: http://dx.doi.org/10.1007/978-94-007-1406-9_6]
```

BC.3. S. Cecchi, L. Palestini, P. Peretti, A. Primavera, F. Piazza, F. Capman, S. Thabuteau, C. Levy, J.F. Bonastre, A. Lattanzi, E. Ciavattini, F. Bettarelli, R. Toppi, E. Capucci, F. Ferrandi, M. Lattuada, <u>C. Pilato</u>, D. Sciuto, W. Luk, J.G.F. Coutinho. "In Car Audio," in *Hardware/Software Co-design for Heterogeneous Multi-core Platforms*, K. Bertels (Eds.), Springer, pp. 155-192, 2012 (ISBN: 978-94-007-1405-2 (Print) 978-94-007-1406-9 (Online))

```
[doi: http://dx.doi.org/10.1007/978-94-007-1406-9_5]
```

BC.2. K. Bertels, A. Lattanzi, E. Ciavattini, F. Bettarelli, M.T. Chiaradia, R. Nutricato, A. Morea, A. Antola, F. Ferrandi, M. Lattuada, <u>C. Pilato</u>, D. Sciuto, R.J. Meeuws, Y. Yankova, V.M. Sima, K. Sigdel, W. Luk, J.G.F. Coutinho, Y.M Lam, T. Todman, A. Michelotti, A. Cerruto. "The hArtes Tool Chain," in *Hardware/Software Co-design for Heterogeneous Multi-core Platforms*, K. Bertels (Eds.), Springer, pp. 9-110, 2012 (ISBN: 978-94-007-1405-2 (Print) 978-94-007-1406-9 (Online))

```
[doi: http://dx.doi.org/10.1007/978-94-007-1406-9_2]
```

BC.1. <u>C. Pilato</u>, D. Loiacono, A. Tumeo, F. Ferrandi, P.L. Lanzi and D. Sciuto. "Speeding-Up Expensive Evaluations in High-Level Synthesis Using Solution Modeling and Fitness Inheritance," in *Computational Intelligence in Expensive Optimization Problems*, Y. Tenne and C.-K. Goh (Eds.), Springer, pp. 701-723, 2010 (ISBN: 978-3-642-10700-9 (Print) 978-3-642-10701-6 (Online))

```
[doi: http://dx.doi.org/10.1007/978-3-642-10701-6_26]
```

## **Refereed Workshop Publications with Formal Proceedings**

WS.12. K. F. A. Friebel, S. Soldavini, G. Hempel, <u>C. Pilato</u>, J. Castrillon. "From Domain-Specific Languages to Memory-Optimized Accelerators for Fluid Dynamics," in *FPGA for HPC Workshop* (HPCFPGA 2021), Virtual Event, September 7, 2021, pp 1–8.

```
[doi: https://doi.org/10.1109/Cluster48925.2021.00112] [arXiv: https://arxiv.org/abs/2108.03326]
```

WS.11. G.C. Durelli, F. Spada, <u>C. Pilato</u>, M.D. Santambrogio. "Scala-based Domain-Specific Language for Creating Accelerator-based SoCs," in *Proceedings of 23rd Reconfigurable Architectures Workshop* (RAW 2016), Chicago, IL, USA, May 23-24, 2016, pp. 1–8. [doi: http://doi.ieeecomputersociety.org/10.1109/IPDPSW.2016.169]

WS.10. <u>C. Pilato</u>, Q. Xu, P. Mantovani, G. Di Guglielmo, L.P. Carloni. "On the Design of Scalable and Reusable Accelerators for Big Data Applications," in *Proceedings of Workshop on Big Data Analytics* (BigDAW 2016), Como, Italy, May 16-18, 2016, pp. 1–6, (*invited paper*).

```
[doi: http://dx.doi.org/10.1145/2903150.2906141]
```

WS.9. G.C. Durelli, F. Spada, R. Cattaneo, <u>C. Pilato</u>, D. Pau, M.D. Santambrogio. "Adaptive Raytracing Implementation using Partial Dynamic Reconfiguration," in *Proceedings of 21st Reconfigurable Architectures Workshop* (RAW 2014), Phoenix, AZ, USA, May 19-20, 2014, pp. 1–8.

```
[doi: http://dx.doi.org/10.1109/IPDPSW.2014.31]
```

WS.8. R. Cattaneo, R. Bellini, G.C. Durelli, <u>C. Pilato</u>, M.D. Santambrogio, D. Sciuto. "PaRA-Sched: a Reconfiguration-Aware Scheduler for Reconfigurable Architectures," in *Proceedings of 21st Reconfigurable Architectures Workshop* (RAW 2014), Phoenix, AZ, USA, May 19-20, 2014, pp. 1–8.

```
[doi: http://dx.doi.org/10.1109/IPDPSW.2014.32]
```

WS.7. F. Cancare, <u>C. Pilato</u>, A. Cazzaniga, D. Sciuto, M.D. Santambrogio. "D-RECS: A Complete Methodology to Implement Self Dynamic Reconfigurable FPGA-Based Systems," in *Proceedings of 8th International Workshop on Reconfigurable Communication-centric Systems-on-Chip* (ReCoSoC 2013), Darmstadt, Germany, July, 10-12, 2013, pp. 1–7.

```
[doi: http://dx.doi.org/10.1109/ReCoSoC.2013.6581550]
```

WS.6. R. Cattaneo, X. Niu, <u>C. Pilato</u>, T. Becker, W. Luk, M.D. Santambrogio. "A Framework for Effective Exploitation of Partial Reconfiguration in Dataflow Computing," in *Proceedings of 8th International Workshop on Reconfigurable Communication-centric Systems-on-Chip* (ReCoSoC 2013), Darmstadt, Germany, July, 10-12, 2013, pp. 1–8.

```
[doi: http://dx.doi.org/10.1109/ReCoSoC.2013.6581535]
```

WS.5. G. Durelli, A. A. Nacci, R. Cattaneo, <u>C. Pilato</u>, D. Sciuto, M.D. Santambrogio. "A Flexible and Reconfigurable Interconnection Structure for FPGA Dataflow Applications," in *Proceedings of 20th Reconfigurable Architectures Workshop* (RAW 2013), Boston, MA, USA, May 20-21, 2013, pp. 1–8.

```
[doi: http://doi.ieeecomputersociety.org/10.1109/IPDPSW.2013.127]
```

WS.4. M.D. Santambrogio, D. Pnevmatikatos, K. Papadimitriou, <u>C. Pilato</u>, G. Gaydadjiev, D. Stroobandt, T. Davidson, T. Becker, T. Todman, W. Luk, A. Bonetto, A. Cazzaniga, G. Durelli, D. Sciuto. "Smart Technologies for Effective Reconfiguration: The FASTER approach," in *Proceedings of 7th International Workshop on Reconfigurable Communication-centric Systems-on-Chip* (ReCoSoC 2012), York, UK, July, 9-11, 2012, pp. 1–7.

```
[doi: http://dx.doi.org/10.1109/ReCoSoC.2012.6322881]
```

WS.3. G. Durelli, A. Cazzaniga, <u>C. Pilato</u>, M.D. Santambrogio, D. Sciuto. "Automatic Run-Time Manager Generation for Reconfigurable MPSoC Architectures," in *Proceedings of 7th International Workshop on Reconfigurable Communication-centric Systems-on-Chip* (Re-CoSoC 2012), York, UK, July, 9-11, 2012, pp. 1–8.

```
[doi: http://dx.doi.org/10.1109/ReCoSoC.2012.6322883]
```

WS.2. <u>C. Pilato</u>, F. Ferrandi, D. Pandini. "Evaluating Static CMOS Complex Cells in Technology Mapping," in *Workshop on Exploiting Regularity in the Design of IPs, Architectures and Platforms* (ERDIAP 2011), Como, Italy, February 23, 2011, pp. 222-229.

[url: http://www.vde-verlag.de/proceedings-en/563333031.html]

WS.1. M. Elhoj, A. Reis, R. Ribas, F. Ferrandi, <u>C. Pilato</u>, F. Moll, M. Miranda, P. Dobrovolny, N. Woolaway, A. Grasset, P. Bonnot, G. Desoli, D. Pandini. "SYNAPTIC Project: Regularity Applied to Enhance Manufacturability and Yield at Several Abstraction Levels," in *Workshop on Exploiting Regularity in the Design of IPs, Architectures and Platforms* (ERDIAP 2011), Como, Italy, February 23, 2011, pp. 189-192 (*invited paper*).

```
[url: http://www.vde-verlag.de/proceedings-en/563333026.html]
```

#### **Workshop Publications with Informal Proceedings**

WI.9. S. Soldavini, <u>C. Pilato</u>. "Compiler Infrastructure for Specializing Domain-Specific Memory Templates," in *Proceedings of the 1st Workshop on Languages, Tools, and Techniques for Accelerator Design* (LATTE) (held in conjunction with ASPLOS 2021), Virtual Event, April 15, 2021.

```
[arXiv: http://arxiv.org/abs/2104.01448]
```

WI.8. <u>C. Pilato</u>, F. Regazzoni. "High-Level Synthesis of Security Properties via Software-Level Abstractions," in *Proceedings of the 1st Workshop on Languages, Tools, and Techniques for Accelerator Design* (LATTE) (held in conjunction with ASPLOS 2021), Virtual Event, April 15, 2021.

```
[arXiv: http://arxiv.org/abs/2104.01446]
```

WI.7. C. Pilato, L.P. Carloni, F. Regazzoni. "Automatic generation of encrypted local memories for IoT devices," in *Proceedings of VLSI for IoT Workshop* (VLSI-IoT) (held in conjunction with DATE 2017), Lausanne, Switzerland, March 30, 2017. (poster presentation)

- WI.6. P. Mantovani, E.G. Cota, S. Kim, K. Tien, J. Chan, G. Di Guglielmo, <u>C. Pilato</u>, M.A. Kim, M. Seok, K. Shepard, L.P. Carloni. "Benchmarking Methodology for Embedded Scalable Platforms," in *Proceedings of Workshop on Suite of Embedded Applications and Kernels* (SEAK 2014) (held in conjunction with DAC 2014), San Francisco, CA, USA, June 1, 2014. (poster presentation).
- WI.5. A.A. Nacci, <u>C. Pilato</u>, M.D. Santambrogio, D. Sciuto. "Designing Self-Adaptive Smart Spaces for Energy Saving," in *Proceedings of 2nd Workshop on Self-Awareness in Reconfigurable Computing Systems* (SRCS 2013), Porto, Portugal, September, 5, 2013, pp. 1–4.
- WI.4. <u>C. Pilato</u>, R. Cattaneo, G. Durelli, A. Nacci, M.D. Santambrogio, D. Sciuto. "A2B: a Framework for the Fast Prototyping of Reconfigurable Systems," in *Proceedings of 7th HiPEAC Workshop on Reconfigurable Computing* (WRC 2013), Berlin, Germany, January, 21, 2013, pp. 1–10.
- WI.3. <u>C. Pilato</u>, F. Ferrandi. "Improving Design Regularity by Targeting Custom Standard-Cell Libraries," in *Workshop on "Variability modelling and mitigation techniques in current and future technologies"* (VAMM 2012) (held during DATE 2012), Dresden, Germany, March 2012, (poster presentation).
- WI.2. F. Ferrandi, M. Lattuada, <u>C. Pilato</u>, D. Sciuto. "Performance Estimation for Mapping and Scheduling Parallel Applications on Heterogeneous Multi-Processor Systems," in *Workshop on "The European landscape of reconfigurable computing: Lessons learned, new perspectives and innovations"* (held during DATE 2010), Dresden, Germany, March 2010, (poster presentation).
- WI.1. <u>C. Pilato</u>, F. Ferrandi, P.L. Lanzi G. Palermo, A. Tumeo, D. Sciuto. "Bambu: a High Level Synthesis Framework with Evolutionary Design Space Exploration," in *Workshop on "The New Wave of the High-Level Synthesis"* (held during DATE 2008), Munich, Germany, March 2008, (poster presentation).

## **Teaching Experience**

#### **Doctoral level**

- **Lecturer**, "Advanced Topics in Hardware Security" PhD in Information Technology (Politecnico di Milano) 2022-2023.
- Lecturer, "Advances in System-on-Chip Design" PhD in Information Technology (Politecnico di Milano) 2019-2020.

#### **Graduate level**

- Lecturer, "Advanced Computer Architectures" Computer Engineering (Politecnico di Milano) 2023~2024.
- Lecturer, "Design of Hardware Accelerators" Computer Engineering (Politecnico di Milano) 2021~2023.
- **Lecturer**, "Computer Architecture and Operating Systems" Geoinformatics Engineering (Politecnico di Milano) 2021~2023.
- o Lecturer, "Digital System Design Methodologies 2" Computer Engineering (Politecnico di Milano) 2020-2021.
- Teaching assistant, "Digital System Design Methodologies 2" Computer Engineering (Politecnico di Milano) -2018~2020.
- Teaching collaborator, "COMS E6998: Topics in Computer Science: Embedded Scalable Platforms" Computer Science (Columbia University) - Spring 2015, Spring 2016.
- Teaching assistant, "Progettazione Hardware" Computer Engineering (Politecnico di Milano) 2010-2011, 2012-2013.
- o Teaching assistant, "Metodologie di Progetto Hardware" Computer Engineering (Politecnico di Milano) 2008-2009.

#### **Undergraduate level**

- Lecturer, "Fondamenti di Informatica per il Web Design" Communication Design (Politecnico di Milano) 2021~2023.
- Lecturer, "Elementi di Informatica e Reti di Calcolatori" Communication Design (Politecnico di Milano) 2018~2021.
- Lecturer, "Informatica" Space Engineering (Politecnico di Milano) 2018~2020.
- Teaching assistant, "Architetture dei Calcolatori e Sistemi Operativi" Computer Engineering (Politecnico di Milano)
   2019-2020.
- o Teaching assistant, "Reti Logiche" Online Degree on Computer Engineering (Politecnico di Milano) 2018-2019.
- o Teaching assistant, "Reti Logiche" Computer Engineering (Politecnico di Milano) 2007~2012, 2017-2018.
- Teaching assistant, "Architetture dei Calcolatori e Sistemi Operativi" Telecommunications Engineering (Politecnico di Milano) - 2009~2012.

- o Lab supervisor, "Informatica A" Mathematical Engineering (Politecnico di Milano) 2011-2012.
- o Teaching assistant, "Informatica 2" Telecommunications Engineering (Politecnico di Milano) 2008-2009.
- o Lab tutor, "Informatica 2" Telecommunications Engineering (Politecnico di Milano) 2007-2008.

#### PhD Students' Advisor

- Mattia Tibaldi, "Adaptive Heterogeneous Computing for Reducing Carbon Emissions of FPGA Data Centers" (2021ongoing)
- o Stephanie Soldavini, "Design Methods for Simplifying the Creation of Domain-Specific Memory Architectures" (2020-ongoing)

## **PhD Students' Opponent**

- Zain Ul Abideen, "Leveraging FPGA Reconfigurability as an Obfuscation Asset," advisor: Samuel Pagliarini (Tallinn University of Technology), 2024
- Mohammad Amir Mansoori, "FPGA Acceleration of Domain-specific Kernels via High-Level Synthesis," advisor: Mario Casu (Politecnico di Torino), 2022
- Anh Hoang Ngoc Nguyen, "Amoeba-Inspired SAT Solver on IoT Edge Devices," advisor: Yuko Hara-Azumi (Tokyo Institute of Technology), 2021
- Hannah Badier, "Transient Obfuscation for HLS Security," advisor: Philippe Coussy (Ecole Nationale Supérieure de Techniques Avancées (ENSTA) Bretagne), 2021

#### **MSc Students' Advisor**

- Marco Colombi, "Flexible logic locking obfuscation for sequential circuits through synchronous configurable blocks", 2023.
- Nicolò Campanini and Salvatore Torsello, "Design and optimization of an FPGA-based system for real-time human stress level assessment", 2023.
- Leonel Gouveia Ergin, "On the Design of Multi-directional Systolic Arrays for Band and Generic Matrix-Matrix Multiplications", 2022.
- *Luca Collini*, "Composable Heuristics for RTL Logic Locking Optimization based on System Dependence Analysis", (part of this thesis has been published in [IC.50]), 2021.
- Davide Toschi and Leonardo Terlizzi, "Leonardo: A New Ultra-Low Power Central Processing Unit for Energy Harvesting", 2021.
- o Marco Speziali, "ISAbella: An Instruction Set Architecture for Ultra Low-Power Processor Design", 2021.

#### Visiting Students' Supervision

- Raul Murillo, Complutense University of Madrid, Spain (2021)
- o Anh Hoang Ngoc Nguyen, Tokyo Institute of Technology, Japan (2020 virtual internship)
- o Hannah Badier, ENSTA Bretagne Lab-STICC, France (2019)

#### **Students' Supervision**

- o Donald Gazidedjia, "HW-SW architectures for security and data protection at the edge", advisor: S. Zanero, 2021.
- o *Mattia Tibaldi*, "A System-on-Chip Platform for the Protection of On-Chip Communications", advisor: F. Ferrandi, (part of this thesis has been published in [JR.16]), 2021.
- Bernardita Alejandra Stitic Leiva (Politecnico di Torino), "A multiclass neural network model for contaminant detection in hazelnut-cocoa spread jars", advisor: M. Casu (in collaboration with Politecnico di Torino and Columbia University student from Alta Scuola Politecnica), 2020.
- o *Antonio Verlotta*, "Designing a Quantum Error Correction System on FPGA", advisor: D. Sciuto (in collaboration with the Quantum Information Science Theory Group at the National Institute of Informatics, Tokyo, Japan), 2014.
- o *Matteo Mastinu*, "Design Flow to Support Dynamic Partial Reconfiguration on Maxeler Architectures", advisor: M.D. Santambrogio (in collaboration with Maxeler Technologies, London, UK, part of this thesis has been published in [IC.27] and won the "2012 HiPEAC Technology Transfer Award"), 2012.
- o *Gianluca Durelli*, "A<sup>2</sup>B: Application to Bitstream. Flusso semi automatico per lo sviluppo di MPSoC riconfigurabili", advisor: D. Sciuto, (part of this thesis has been in published in [WS.3][IC.18][IC.19]), 2012.

Stefano Manni, "A Methodology for Improving the Library-Free Logic Synthesis of Integrated Circuits", advisor: F. Ferrandi, 2012.

- *Vito Giovanni Castellana* and *Silvia Lovergine*, "A Design Methodology for Efficient HLS Controllers", advisor: F. Ferrandi, (part of this thesis has been published in [IC.16]), 2010.
- o Luca Sisler, "Metodologie di progetto per circuiti regolari", advisor: F. Ferrandi, 2010.
- Andrea Conti, 'Technology Mapping for Dynamic Cell Generation based on Canonical Boolean Matching", advisor: F. Ferrandi, 2009.
- o *Francesca Malcotti*, "High-Level Synthesis optimization combining speculative execution and SSA-based liveness analysis", advisor: F. Ferrandi, 2008.
- o *Gerardo Gallucci*, "Regularity-aware synthesis and regularity extraction from circuit RTL and structural logical representation", advisor: F. Ferrandi (in collaboration with STMicroelectronics, Agrate, MI, Italy), 2008.

In addition, Christian Pilato supervised the activity of around 20 M.Sc. and 3 Ph.D. students at Politecnico di Milano, and 2 students at Columbia University.

## **Academic Service**

o Responsible for the Short-Mobility Program (Erasmus+)

2022 - *present* 

Computer Science, Dipartimento di Elettronica, Informazione e Bioingegneria, Politecnico di Milano

Member of the Internationalization Group

Computer Science Disputingents di Flotternice Informacione e Bising

2020 – *present* 

Computer Science, Dipartimento di Elettronica, Informazione e Bioingegneria, Politecnico di Milano

### **Professional Service**

## **Membership Services**

o ACM Europe Research Visibility working group (member and secretary)

2021 - present

## **Conference and Workshop Organization**

- PhD Forum Chair (DATE Executive Committee (DEC) Member) for the IEEE/ACM International Conference on Design, Automation, and Test in Europe (DATE 2025)
- o General Chair for the 42nd IEEE International Conference on Computer Design (ICCD 2024)
- Track Chair ("2.1 High-Level, Behavioral, and Logic Synthesis and Optimization") for the IEEE/ACM International Conference on Computer-Aided Design (ICCAD 2024)
- <u>Track Chair</u> ("Track 5 Architectures, Compilers, System-level Design") for the IEEE/ACM International Conference on Compilers, Architectures, and Synthesis for Embedded Systems (CASES 2024)
- Program Chair for the International Conference on Embedded Computer Systems: Architectures, Modeling and Simulation (IC-SAMOS 2024)
- PhD Forum Chair (DATE Executive Committee (DEC) Member) for the IEEE/ACM International Conference on Design, Automation, and Test in Europe (DATE 2024)
- Track Chair ("2.1 High-Level, Behavioral, and Logic Synthesis and Optimization") for the IEEE/ACM International Conference on Computer-Aided Design (ICCAD 2023)
- o **Program Chair** for the 41st IEEE International Conference on Computer Design (ICCD 2023)
- Organizing Co-Chair for the 5th Scientific School on "Designing Cyber-Physical Systems From concepts to implementation", Alghero, Italy, September 8-22, 2023
- <u>Track Chair</u> ("Track 5 Architectures, Compilers, System-level Design") for the IEEE/ACM International Conference on Compilers, Architectures, and Synthesis for Embedded Systems (CASES 2023)
- Journal-Track Chair for the 33rd IEEE International Conference on Field-Programmable Logic and Applications (FPL 2023)
- Program Chair for the International Conference on Embedded Computer Systems: Architectures, Modeling and Simulation (IC-SAMOS 2023)
- Vice General Chair for the 31st IEEE International Symposium On Field-Programmable Custom Computing Machines (FCCM 2023)
- o Topic Chair ("D2 System-Level Design Methodologies and High-Level Synthesis") for the IEEE/ACM International

- Conference on Design, Automation, and Test in Europe (DATE 2023)
- PhD Forum Chair (DATE Executive Committee (DEC) Member) for the IEEE/ACM International Conference on Design, Automation, and Test in Europe (DATE 2023)
- Organizer of the Special Session on "Hardware Security Through Reconfigurability: Attacks, Defenses, and Challenges" at the IEEE/ACM International Conference on Computer-Aided Design (ICCAD 2022)
- **Program Chair** for the 40th IEEE International Conference on Computer Design (ICCD 2022)
- Organizing Chair for the 3rd Workshop on "DevOps Support for Cloud FPGA platforms", held in conjunction with the IEEE International Conference on Field-Programmable Logic and Applications (FPL 2022), Belfast, United Kingdom, September 1, 2022
- <u>Track Co-Chair</u> ("2.1 High-Level, Behavioral, and Logic Synthesis and Optimization") for the IEEE/ACM International Conference on Computer-Aided Design (ICCAD 2022)
- <u>Track Chair</u> ("Track 5 Architectures, Compilers, System-level Design") for the IEEE/ACM International Conference on Compilers, Architectures, and Synthesis for Embedded Systems (CASES 2022)
- Organizer of the Special Session on "Security during system level design: Small step or giant leap?" at the IEEE/ACM Design Automation Conference (DAC 2022)
- Track Chair ("EDA4 RTL/Logic Level and High-level Synthesis") for the IEEE/ACM Design Automation Conference (DAC 2022)
- Organizing Chair for the 1st PhD School on "Extreme-scale big data analytics and scientific computing on heterogeneous platforms", Lake Como, Italy, Summer 2022
- Organizing Co-Chair for the Workshop on "Data-driven applications for industrial and societal challenges: Problems, methods, and computing platforms," held in conjunction with the IEEE/ACM International Conference on Design, Automation & Test in Europe (DATE 2022)
- Organizing Co-Chair for the 4th Scientific School on "Designing Cyber-Physical Systems From concepts to implementation", Pula, Italy, September 19-23, 2022
- Topic Co-Chair ("D2 System-Level Design Methodologies and High-Level Synthesis") for the IEEE/ACM International Conference on Design, Automation, and Test in Europe (DATE 2022)
- Organizing Chair for the Workshop "Design and Programming High-performance, distributed, reconfigurable and heterogeneous platforms for extreme-scale analytics", held in conjunction with European Network on High-performance Embedded Architecture and Compilation Conference (HIPEAC 2022), January 2022
- o Organizer of the Special Session "EVEREST: High-Performance, Distributed, Reconfigurable and Heterogeneous Platforms for Extreme-Scale Data Analytics" at the European Big Data Value Forum (EBDVF 2021)
- o <u>Topic Co-Chair</u> ("D2 System-Level Design Methodologies and High-Level Synthesis") for the IEEE/ACM International Conference on Design, Automation, and Test in Europe (DATE 2021)
- Organizing Co-Chair for the 3rd Scientific School on "Designing Cyber-Physical Systems From concepts to implementation", Porto Conte Ricerche, Italy, September 23-27, 2019
- Organizing Co-Chair for the 2nd Scientific School on "Designing Cyber-Physical Systems From concepts to implementation", Alghero, Italy, September 17-21, 2018
- Organizing Co-Chair for the 1st Scientific School on "Designing Cyber-Physical Systems From concepts to implementation", Porto Conte Ricerche, Italy, September 25-30, 2017
- o Program Chair for the 12th IEEE/IFIP International Conf. on Embedded and Ubiquitous Computing (EUC 2014)
- Organizing Chair for the Workshop on "ReconfigurAble Computing for Embedded Systems" (RACES 2014), held in conjunction with the IEEE/ACM Design Automation Conference (DAC 2014)
- Program Vice-Chair and Track Chair ("Embedded System Architectures") for the 11th IEEE/IFIP International Conference on Embedded and Ubiquitous Computing (EUC 2013)
- Organizing Co-Chair for the Workshop on "Variability modelling and mitigation techniques in current and future technologies" (VAMM 2012), held in conjunction with the IEEE/ACM International Conference on Design, Automation & Test in Europe (DATE 2012)

## **Conference and Workshop Service**

- o Tutorial Chair for the 2024 Embedded Systems Week (ESWEEK 2024)
- Publicity Chair for the 31st Reconfigurable Architectures Workshop (RAW 2024)

- o Publicity Chair for the IEEE Forum on specification & Design Languages (FDL 2023)
- Publicity Chair for the 33rd IEEE International Conf. on Field-Programmable Logic and Applications (FPL 2023)
- Tutorial Committee Member for the International Conference for High Performance Computing, Networking, Storage, and Analysis (SC 2023)
- Jury Member for the ACM Student Research Competition at the 41st IEEE/ACM International Conference on Computer-Aided Design (ICCAD 2022)
- Publicity Chair for the 33rd IEEE International Conf. on Application-Specific Systems, Architectures, and Processors (ASAP 2022)
- Tutorial Committee Member for the International Conference for High Performance Computing, Networking, Storage, and Analysis (SC 2022)
- Jury Member for the ACM Student Research Competition at the 40th IEEE/ACM International Conference on Computer-Aided Design (ICCAD 2021)
- Member of the Best Paper Award Committee for the 31st IEEE International Conf. on Field-Programmable Logic and Applications (FPL 2021)
- o Publicity Chair for the 31st IEEE International Conf. on Field-Programmable Logic and Applications (FPL 2021)
- o Publicity Chair for the 28th IEEE Reconfigurable Architectures Workshop (RAW 2021)
- Publicity Chair for the 30th IEEE International Conf. on Field-Programmable Logic and Applications (FPL 2020)
- Local Arrangement Chair for the ACM/IEEE International Symposium on Networks-on-Chip (NOCS 2019)
- Special Session and Tutorial Chair for the 37th IEEE International Conference on Computer Design (ICCD 2019)
- Publicity Chair for the ACM International Conference on Computing Frontiers (CF 2019)
- o Tutorial Chair for the 36th IEEE International Conference on Computer Design (ICCD 2018)
- o Special Session and Tutorial Chair for the 35th IEEE International Conference on Computer Design (ICCD 2017)
- o Special Session and Tutorial Chair for the 34th IEEE International Conference on Computer Design (ICCD 2016)
- o Special Session and Tutorial Chair for the 33rd IEEE International Conference on Computer Design (ICCD 2015)
- o Publicity Chair for the 10th IEEE NASA/ESA Conference on Adaptive Hardware and Systems (AHS 2015)
- Publicity Chair of the 9th IEEE International Conference on Networking, Architecture, and Storage (NAS 2014)

#### **Editorial Board**

- Associate Editor, IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (2024 present)
- Associate Editor, Foundations and Trends in Electronic Design Automation (2022 present)
- Topical Advisory Panel Member, MDPI Electronics (2022 present)
- Associate Editor, IEEE Access (2020 present)
- o Guest Editor, *ACM Transactions on Design Automation of Electronic Systems (TODAES)*, "High-Level Synthesis for FPGA: Next-Generation Technologies and Applications" [http://dx.doi.org/10.1145/3519279] (2021)
- o Guest Editor, MDPI Electronics, "Advances in System-on-Chip Design" (2021)
- Guest Editor, ACM Transactions on Embedded Computing (TECS), "Special issue on Innovative design methods for smart embedded systems" [http://dx.doi.org/10.1145/2885505] (2016)

## **Technical Program Committee Work**

#### **Conferences**

- o IEEE/ACM International Conference on Computer-Aided Design (ICCAD), (2020, 2021, 2022, 2023, 2024)
- Baltic Electronics Conference (BEC), (2024)
- o IEEE/ACM International Conference on Compilers, Architecture, and Synthesis of Embedded Systems (CASES), (2016, 2017, 2018, 2019, 2020, 2021, 2022, 2023, 2024)
- IEEE International Conference on Field-Programmable Logic and Applications (FPL), (2015, 2016, 2017, 2018, 2019, 2020, 2021, 2022, 2024)
- o IEEE Forum on specification & Design Languages (FDL), (2024)
- o IEEE International Symposium On Field-Programmable Custom Computing Machines (FCCM), (2024)
- Conference on Design and Architectures for Signal and Image Processing (DASIP), (2017, 2018, 2019, 2021, 2022, 2023, 2024)
- o Euromicro Conference on Digital System Design (DSD), (2023)

- o IEEE/IFIP Symposium on Integrated Circuits and Systems Design (SBCCI), (2018, 2019, 2020, 2021, 2022, 2023)
- IEEE/ACM International Conference on Design, Automation, and Test in Europe (DATE), (2015, 2016, 2018, 2019, 2020, 2021, 2022, 2023)
- o IEEE Computer Society Annual Symposium on VLSI (ISVLSI), (2020, 2021, 2022, 2023)
- o IEEE/ACM Asia and South Pacific Design Automation Conference (ASPDAC), (2023)
- o IEEE/ACM Design Automation Conference (DAC), (2020, 2021, 2022)
- IEEE International Conference on Field-Programmable Technology (FPT), (2022)
- IEEE International Conference on Computer Design (ICCD), (2019, 2020)
- o IEEE NASA/ESA Conference on Adaptive Hardware and Systems (AHS), (2015, 2016, 2017, 2018, 2019)
- o IEEE Southern Programmable Logic Conference (SPL), (2012, 2013, 2014, 2019)
- IEEE International Conference on ReConFigurable Computing and FPGAs (ReConFig), (2012, 2013, 2014, 2015, 2018)
- o Symposium on Parallel Computing with FPGAs (ParaFPGA), (2017)
- ACM International Conference on Computing Frontiers (CF), (2016, 2017)
- o International Symposium on Applied Reconfigurable Computing (ARC), (2014, 2015, 2016, 2017)
- o IEEE/IFIP International Conference on Embedded and Ubiquitous Computing (EUC), (2012, 2013, 2014, 2015)

#### Workshops

- o Workshop on Safety and Security in Heterogeneous Open System-on-Chip Platforms (SSH-SoC), (2024)
- o IEEE International Reconfigurable Architectures Workshop (RAW), (2013, 2014, 2015, 2021, 2024)
- o International Workshop on Safety and Security in Heterogeneous Open System-on-Chip Platforms (SSH-SoC), (2023)
- o International Workshop on Research Open Automatic Design for Neural Networks (DAC-ROAD4NN), (2022)
- o IEEE/ACM Design Automation Conference Late Breaking Results (DAC-LBR), (2020, 2022)
- HiPEAC Workshop on Rapid Simulation and Performance Evaluation: Methods and Tools (RAPIDO), (2014, 2015, 2016, 2017, 2018, 2019, 2020, 2021)
- o International Workshop on Top Picks in Hardware and Embedded Security, (2018)
- o International Workshop on Big Data Analytics (BigDAW), (2017)
- o International Workshop on Reliability, Security and Quality (RESCUE), (2017)
- o IEEE Workshop on Virtual Prototyping of Parallel and Embedded Systems (ViPES), (2015, 2016)
- HiPEAC Workshop on Reconfigurable Computing (WRC), (2014, 2015, 2016)
- o Workshop on Variability modeling and mitigation techniques in current and future technologies (VAMM), (2012)
- o Workshop on Exploiting Regularity in the Design of IPs, Architectures and Platforms (ERDIAP), (2011)

#### **Reviewer Role for Conferences and Journals**

- o IEEE Access
- ACM Transactions on Embedded Computing (TECS)
- o ACM Transactions on Architecture and Code Optimization (TACO)
- ACM Transactions on Reconfigurable Technology Systems (TRETS)
- ACM Transactions on Design Automation of Electronic Systems (TODAES)
- ACM Computing Surveys (CSUR)
- IEEE Transactions on Emerging Topics in Computing
- IEEE Design & Test (D&T)
- IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD)
- IEEE Transactions on Evolutionary Computation (TEC)
- IEEE Transactions on Computers (TC)
- o IEEE Embedded Systems Letters (ESL)
- o IEEE Transactions on Circuits and Systems I: Regular Papers (TCAS-I)
- Elsevier International Journal on Systems Architecture (JSA)
- International Journal of Signal Processing Systems (JSPS)
- International Journal on Microprocessors and Microsystems (MICPRO)
- International Journal of High Performance Systems Architecture (IJHPSA)
- International Journal on Design Automation for Embedded Systems (DAES)

- o IEEE/ACM Design Automation Conference (DAC)
- o IEEE/ACM International Conference on Design, Automation, and Test in Europe (DATE)
- IEEE/ACM International Symposium on Computer Architecture (ISCA)
- IEEE International Conf. on Hardware/Software Codesign and System Synthesis (CODES+ISSS)
- IEEE International Parallel & Distributed Processing Symposium (IPDPS)
- IEEE/ACM International Symposium on Networks-on-Chip (NOCS)
- IEEE/ACM International Conference on Embedded Software (EMSOFT)
- IEEE International Conference on Field Programmable Logic and Applications (FPL)
- IEEE International Symposium on Field-Programmable Custom Computing Machines (FCCM)
- IEEE International Conference on Embedded Computer Systems: Architectures, Modeling, and Simulation (SAMOS)
- IEEE International Symposium on Circuits and Systems (ISCAS)

## **Memberships**

| • DISCOVER-US Member     | 2024 – present |
|--------------------------|----------------|
| • ACM Senior Member      | 2020 – present |
| ○ IEEE Senior Member     | 2019 – present |
| • HiPEAC Member          | 2018 – present |
| • ACM Member             | 2015 - 2020    |
| ○ IEEE Member            | 2011 – 2019    |
| HiPEAC Affiliated Member | 2008 – 2018    |
| ○ IEEE Student Member    | 2007 – 2011    |

## **Presentations**

## **Keynote Presentations at Conferences and Workshops**

- "Data and IP protection in heterogeneous system-on-chip architectures" at the HiPEAC Workshop on Rapido Simulation and Performance Evaluation (RAPIDO 2021), Virtual Event, January 20, 2021
- "High-Level Synthesis: where we are and we are going" at the IEEE International Conference on Field-Programmable Technology (FPT 2017), Melbourne, Australia, December 13, 2017.
- "Bridging the Gap between Software and Hardware Designers" at the symposium on Parallel Computing with FPGAs (ParaFPGA 2017), held in conjunction with ParCo 2017, Bologna, Italy, September 12, 2017

#### **Invited Talks at Conferences, Workshops, and Summer Schools**

- "Enhancing hardware security and trust with high-level design methods", at the Special Session on Hardware Security at the International Workshop on Logic Synthesis (IWLS), Lausanne, Switzerland, June 6, 2024
- o "Bridging the gaps among application, hardware, and system designers: The EVEREST experience", at the "Big Data technologies and extreme-scale analytics" Projects Workshop (organized by BDVA/EC), *Virtual*, September 27, 2022
- "Designing memory architectures with high-level synthesis: What could possibly go wrong?" at the 1st Workshop Formal Methods in High-Level Synthesis (FLASHLIGHT), held as part of the 30th IEEE International Symposium on Field-Programmable Custom Computing Machines (FCCM 2022), New York, NY, USA, May 18, 2021
- "Climbing EVEREST: A design environment for extreme-scale big data analytics on heterogeneous platforms" at the Workshop on DevOps Support for Cloud FPGA platforms (cFDevOps 2021), held in conjunction with the IEEE International Conference on Field-programmable Logic and Applications (FPL 2021), Virtual Event, August 30, 2021
- "Accelerator Memory Design for Heterogeneous System-on-Chip Architectures" at the Memory Architecture and Organization Workshop (MeAOW 2014), held in conjunction with the Embedded System Week (ESWEEK 2014), New Delhi, India, October 16, 2014
- "Emerging challenges and trends in hardware acceleration for adaptive systems" at the Workshop on Computing in Heterogeneous, Autonomous 'N' Goal-oriented Environments (CHA'N'GE 2014), held in conjunction with the 51st Design Automation Conference (DAC 2014), San Francisco, CA, USA, June 1, 2014
- "A2B: a Framework for the Fast Prototyping of Reconfigurable Systems" at the Workshop on Reconfigurable Computing (WRC 2013), Berlin, Germany, January 21, 2013

• "On the Automatic Creation of Custom Standard-Cell Libraries" at the Workshop on Methods and tools to cope with the design challenges in the next generations of technologies, Milano, Italy, May 16, 2012

 "A Design Exploration Framework for Mapping and Scheduling onto Heterogeneous MPSoCs" at the 3rd Workshop on Mapping Applications to MPSoCs, St. Goar, Germany, June 29-30, 2010

#### **Conference Tutorials**

- "Embedded FPGAs (eFPGA) and Applications to IP Protection via eFPGA Redaction" at the IEEE/ACM Design, Automation and Test in Europe Conference (DATE 2023), Antwerp, Belgium, April 17-19, 2022
- "Electronic system-level design for hardware IP protection" at the 35th SBC/SBMicro/IEEE/ACM Symposium on Integrated Circuits and Systems Design (SBCCI 2022), Virtual Conference, August 22, 2022 (invited)
- o "Bambu: An open-source framework for research in high-level synthesis" at the IEEE International Conference on Field-Programmable Technology (FPT 2017), Melbourne, Australia, December 14, 2017 (**invited**)
- o "Designing Multi-Bank Memories for Heterogeneous Architectures" at the ACM/IEEE Embedded Systems Week (ESWEEK 2017), Seoul, South Korea, October 15, 2017
- "Bambu: An open-source framework for research in high-level synthesis" at the IEEE International Conference on Field-Programmable Logic and Applications (FPL 2017), Ghent, Belgium, September 7, 2017

#### **Academic Seminars**

- "Enhancing hardware security and trust with high-level design methods", at Tallinn University of Technology, Tallin, Estonia, January 15, 2024
- "Modern trends in accelerator design with high-level synthesis" at Swiss Federal Institute of Technology (ETH),
   Zurich, Switzerland, November 28, 2022
- "Generating HPC memory architectures with HLS: The two sides of the medal" at New York University, New York, NY, USA, May 18, 2022
- o "High-level synthesis of HPC memory architectures" at the Politecnico di Torino, Torino, Italy, April 27, 2022
- "Automatic generation of hardware memory architectures for HPC" at Complutense University of Madrid, Madrid, Spain, April 21, 2022
- "Electronic system-level design for data and IP protection" at Technische Universität Dresden, Dresden, Germany, November 23, 2021
- "Protecting data and intellectual property in accelerator-rich architectures with high-level methods" at Complutense University of Madrid, Madrid, Spain, June 16, 2021
- "Hardware security and high-level synthesis: the good, the bad and the ugly" at Columbia University, New York, NY, USA, November 9, 2018
- "Optimizing private local memories in heterogeneous architectures" at University of California Irvine (UCI), Irvine, CA, USA, June 14, 2017
- "Designing and Optimizing Hardware Accelerators with Private Local Memories" at Swiss Federal Institute of Technology (ETH), Zurich, Switzerland, May 24, 2017
- "TaintHLS: Enabling Dynamic Information Flow Tracking in Hardware Accelerators" at New York University (NYU),
   New York, NY, USA, November 2, 2016
- "System-Level Memory Optimization for Heterogeneous System-on-Chip Architectures" at Università della Svizzera italiana (USI), Lugano, Switzerland, January 16, 2015
- "Design Challenges and Techniques for Heterogeneous Reconfigurable Systems" at École Polytechnique, Montréal, QC, Canada, September 26, 2013
- "On the Automatic Synthesis of Hardware Accelerators for Improving Embedded Systems" at Columbia University, New York, NY, USA, May 23, 2013
- "Accelerating research in reconfigurable computing: the FASTER approach" at Massachusetts Institute of Technology (MIT), Boston, MA, USA, May 22, 2013

#### **Industrial Seminars**

- o "A Guide into the Galaxy of High-Level Synthesis" at Google X, Virtual, September 16, 2022
- "PandA-Bambu: A free software framework for the High-Level Synthesis of Complex Applications" at European Space Research and Technology Centre (ESA-ESTEC), Noordwijk, The Netherlands, April 12, 2012

o "Field Programmable Gate Array (FPGA): design and testability" at Alenia AerMacchi, Venegono Inferiore (VA), Italy, February 3, 2008

## References

o Donatella Sciuto, Professor and Rector

Dip. di Elettronica, Informazione e Bioingegneria, Politecnico di Milano, Italy

Tel: +39 02-2399-3662 – Email: donatella.sciuto@polimi.it

o Luca P. Carloni, Professor

Department of Computer Science, Columbia University, New York, USA

Tel: +1 (212) 939-7043 - Email: luca@cs.columbia.edu

Ramesh Karri, Professor and Co-Founder of the NYU Center for Cybersecurity
 Department of Electrical and Computer Engineering, New York University, New York, USA
 Tel: +1 (646) 997-3596 – Email: rkarri@nyu.edu

Zinan inanie

Milano, April 10, 2024

